PDTA114EUT/R vs PDTA114EU-T feature comparison

PDTA114EUT/R NXP Semiconductors

Buy Now Datasheet

PDTA114EU-T Nexperia

Buy Now Datasheet
Rohs Code Yes
Part Life Cycle Code Transferred Obsolete
Ihs Manufacturer NXP SEMICONDUCTORS NEXPERIA
Part Package Code SC-70
Package Description SMALL OUTLINE, R-PDSO-G3 SMALL OUTLINE, R-PDSO-G3
Pin Count 3
Reach Compliance Code unknown compliant
ECCN Code EAR99 EAR99
Additional Feature BUILT-IN BIAS RESISTOR RATIO IS 1 BUILT-IN BIAS RESISTOR RATIO IS 1
Collector Current-Max (IC) 0.1 A 0.1 A
Collector-Emitter Voltage-Max 50 V 50 V
Configuration SINGLE WITH BUILT-IN RESISTOR SINGLE WITH BUILT-IN RESISTOR
DC Current Gain-Min (hFE) 30 30
JESD-30 Code R-PDSO-G3 R-PDSO-G3
JESD-609 Code e3 e3
Number of Elements 1 1
Number of Terminals 3 3
Package Body Material PLASTIC/EPOXY PLASTIC/EPOXY
Package Shape RECTANGULAR RECTANGULAR
Package Style SMALL OUTLINE SMALL OUTLINE
Peak Reflow Temperature (Cel) NOT SPECIFIED 260
Polarity/Channel Type PNP PNP
Qualification Status Not Qualified
Surface Mount YES YES
Terminal Finish Tin (Sn) TIN
Terminal Form GULL WING GULL WING
Terminal Position DUAL DUAL
Time@Peak Reflow Temperature-Max (s) NOT SPECIFIED 30
Transistor Application SWITCHING SWITCHING
Transistor Element Material SILICON SILICON
Base Number Matches 1 2
Date Of Intro 2017-02-01
Moisture Sensitivity Level 1

Compare PDTA114EUT/R with alternatives

Compare PDTA114EU-T with alternatives